# 计算机组成与系统结构 Computer Organization & System Architecture

Huang Kejie (黄科杰) 百人计划研究员

Office: 玉泉校区老生仪楼 304

Email address: <a href="mailto:huangkejie@zju.edu.cn">huangkejie@zju.edu.cn</a>

HP: 17706443800



## **New-School Machine Structures**

Parallel Requests
 Assigned to computer
 e.g., Search "Katz"

Parallel Threads
 Assigned to core

ag Lookup Ade

Parallel Instructions
>1 instruction @ one time
e.g., 5 pipelined instructions

Parallel Data
 >1 data item @ one time
 e.g., Add of 4 pairs of words

Hardware descriptions
 All gates @ one time

Programming Languages



## Review: Single-Cycle RISC-V RV32I Datapath



# Review: Single Cycle Instruction Timing



| IF     | ID       | EX     | MEM    | WB     | Total  |
|--------|----------|--------|--------|--------|--------|
| I-MEM  | Reg Read | ALU    | D-MEM  | Reg W  |        |
| 200 ps | 100 ps   | 200 ps | 200 ps | 100 ps | 800 ps |

## Review: Pipelining RISC-V RV32I Datapath



## Components of a Computer



Processor-Memory Interface I/O-Memory Interfaces

# Early Read-Only Memory Technologies



Punched cards, From early 1700s through Jaquard Loom, Babbage, and then IBM

Punched paper tape, instruction stream in Harvard Mk 1





**IBM Card Capacitor ROS** 

IBM Balanced Capacitor ROS

## Early Read/Write Main Memory Technologies

Babbage, 1800s: Digits stored on mechanical wheels



Also, regenerative capacitor memory on Atanasoff-Berry computer, and rotating magnetic drum memory on IBM 650



Mercury Delay Line, Univac 1, 1951



# MIT Whirlwind Core Memory



## **Core Memory**

- Core memory was first large scale reliable main memory
  - invented by Forrester in late 40s/early 50s at MIT for Whirlwind project
- Bits stored as magnetization polarity on small ferrite cores threaded onto two-dimensional grid of wires
- Coincident current pulses on X and Y wires would write cell and also sense original state (destructive reads)
- Robust, non-volatile storage
- Used on space shuttle computers
- Cores threaded onto wires by hand (25 billion a year at peak production)
- Core access time ~ 1µs

DEC PDP-8/E Board, 4K words x 12 bits, (1968)



## **Core Memory**

- Semiconductor memory began to be competitive in early 1970s
  - Intel formed to exploit market for semiconductor memory
  - Early semiconductor memory was Static RAM (SRAM). SRAM cell internals similar to a latch (cross-coupled inverters).
- First commercial Dynamic RAM (DRAM) was Intel 1103
  - 1Kbit of storage on single chip
  - charge on a capacitor used to hold value

Semiconductor memory quickly replaced core in '70s



## One-Transistor Dynamic RAM [Dennard, IBM]

W bottom

electrode

access transistor



poly

word line

TiN/Ta2O5/W Capacitor Wordline 0.6 ( µ m)

## Modern DRAM Structure



### **DRAM Architecture**



- Bits stored in 2-dimensional arrays on chip
- Modern chips have around 4-8 logical banks on each chip
  - each logical bank physically implemented as many smaller arrays

## **DRAM Architecture**



- DIMM (Dual Inline Memory Module) contains multiple chips with clock/control/address signals connected in parallel (sometimes need buffers to drive signals to all chips)
- Data pins work together to return wide word (e.g., 64-bit data bus using 16x4-bit parts)



72-pin SO DIMI



68-pin DIMN

## DRAM Packaging, Mobile Devices



[ Apple A4 package cross-section, iFixit 2010 ]

## **DRAM Packaging Apple A10**

## Apple A10 Fan Out Package – TSMC InFO







## High-Bandwidth Memory in SX-Aurora

### Vector Engine Processor Module

SX-Aurora TSUBASA

### 2.5D implementation

- A VE processor and six 8Hi or 4Hi HBM2 modules on a silicon interposer
- Lidless package to minimize thermal resistance
- Package size: 60mm x 60mm
- Interposer size: 32.5mm x 38mm
- VE processor size: 15mm x 33mm





World's first implementation of a processor with 6 HBM2s

\Orchestrating a brighter world

## **DRAM** Operation

- Three steps in read/write access to a given bank
- Row access (RAS)
  - decode row address, enable addressed row (often multiple Kb in row)
  - bitlines share charge with storage cell
  - small change in voltage detected by SAs which latch whole row of bits
  - sense amplifiers drive bitlines full rail to recharge storage cells
- Column access (CAS)
  - decode column address to select small number of sense amplifier latches (4, 8, 16, or 32 bits depending on DRAM package)
  - on read, send latched bits out to chip pins
  - on write, change SA latches which then charge storage cells to required value
  - can perform multiple column accesses on same row without another row access (burst mode)
- Precharge
  - charges bit lines to known value, required before next row access
- Each step has a latency of around 15-20ns in modern DRAMs
- Various DRAM standards (DDR, RDRAM) have different ways of encoding the signals for transmission to the DRAM, but all share same core architecture 19

## Double-Data Rate (DDR2) DRAM



## **CPU-Memory Bottleneck**



Performance of high-speed computers is usually limited by memory bandwidth & latency

- Latency (time for a single access)
  - Memory access time >> Processor cycle time
- Bandwidth (number of accesses per unit time)
  - if fraction m of instructions access memory
    - 1+m memory references / instruction
    - CPI = 1 requires 1+m memory refs / cycle (assuming RISC-V ISA)

## Physical Size Affects Latency



# Why are Large Memories Slow? Library Analogy



## What To Do: Library Analogy

- Write a report using library books
  - E.g., works of J.D. Salinger
- Go to library, look up relevant books, fetch from stacks, and place on desk in library
- If need more, check them out and keep on desk
  - But don't return earlier books since might need them
- You hope this collection of ~10 books on desk enough to write report, despite 10 being only 0.00001% of books in ZJU libraries



## Processor-DRAM Gap (Latency)



1980 microprocessor executes **~one instruction** in same time as DRAM access 2017 microprocessor executes **~1000 instructions** in same time as DRAM access

Slow DRAM access has disastrous impact on CPU performance!

## Relative Memory Cell Sizes

2-metal stacked cell

Standard DRAM



Table 1: Memory and logic density for a variety of 0.5µm implementations.

15625

411

40%

97

50%

## Big Idea: Memory Hierarchy



## **Typical Memory Hierarchy**



• Principle of locality + memory hierarchy presents programmer with ≈ as much memory as is available in the *cheapest* technology at the ≈ speed offered by the *fastest* technology

## **Memory Hierarchy**



- capacity: Register << SRAM << DRAM</li>
- latency: Register << SRAM << DRAM</li>
- bandwidth: on-chip >> off-chip

### On a data access:

```
if data \in fast memory \Rightarrow low latency access (SRAM)
if data \notin fast memory \Rightarrow high latency access (DRAM)
```

## Management of Memory Hierarchy

- Small/fast storage, e.g., registers
  - Address usually specified in instruction
  - Generally implemented directly as a register file
    - but hardware might do things behind software's back, e.g., stack management, register renaming
- Larger/slower storage, e.g., main memory
  - Address usually computed from values in register
  - Generally implemented as a hardware-managed cache hierarchy (hardware decides what is kept in fast memory)
    - but software may provide "hints", e.g., don't cache or prefetch

## Big Idea: Locality

- Temporal Locality (locality in time)
  - Go back to same book on desk multiple times
  - If a memory location is referenced, then it will tend to be referenced again soon
- Spatial Locality (locality in space)
  - When go to book shelf, pick up multiple books on J.D. Salinger since library stores related books together
  - If a memory location is referenced, the locations with nearby addresses will tend to be referenced soon

## Memory Reference Patterns



**Time** 

Donald J. Hatfield, Jeanette Gerald: Program Restructuring for Virtual Memory. IBM Systems Journal 10(3): 168-192 (1971)

## Principle of Locality

- Principle of Locality: Programs access small portion of address space at any instant of time (spatial locality) and repeatedly access that portion (temporal locality)
- What program structures lead to temporal and spatial locality in instruction accesses?
- In data accesses?
- What structures defeat temporal and spatial locality in instruction and data accesses?

## Memory Reference Patterns



## Caches exploit both types of predictability:

- Exploit temporal locality by remembering the contents of recently accessed locations.
  - Keep recently referenced items at higher levels, future references satisfied quickly
- Exploit spatial locality by fetching blocks of data around recently accessed locations.
  - Bring neighbors of recently referenced to higher levels, future references satisfied quickly

### Cache

### cache

### noun

/k

no

ve

noun: cache; plural noun: caches

1. a collection of items of the same type stored in a hidden or inaccessible place.

"an arms cache" synonyms: hoard, store, stockpile, stock, supply, reserve; More

- · a hidden or inaccessible storage place for valuables, provisions, or ammunition. synonyms: hoard, store, stockpile, stock, supply, reserve; More
- COMPUTING

an auxiliary memory from which high-speed retrieval is possible.

noun: cache memory; plural noun: cache memories

verb: cache; 3rd person present: caches; past tense: cached; past participle: cached; gerund or present participle: cacheing; gerund or present participle: caching

- 1. store away in hiding or for future use.
  - COMPUTING store (data) in a cache memory.
  - COMPUTING provide (hardware) with a cache memory.

### Origin

### FRENCH

cacher cache late 18th century to hide

late 18th century: from French, from cacher 'to hide.'

## Cache Philosophy

- Programmer-invisible hardware mechanism gives illusion of speed of fastest memory with size of largest memory
  - Works even if you have no idea what a cache is
  - Performance-oriented programmers sometimes "reverse engineer" cache organization to design data structures and access patterns optimized for a specific cache design

## Memory Access without Cache

- Load word instruction: lw t0,0(t1)
- **t1** contains  $1022_{ten}$ , Memory[1022] = 99
- 1. Processor issues address 1022<sub>ten</sub> to Memory
- 2. Memory reads word at address 1022<sub>ten</sub> (99)
- 3. Memory sends 99 to Processor
- 4. Processor loads 99 into register t0

## Adding Cache to Computer



## Memory Access with Cache

- Load word instruction: lw t0,0(t1)
- **t1** contains  $1022_{ten}$ , Memory[1022] = 99
- With cache: Processor issues address 1022<sub>ten</sub> to Cache
  - Cache checks to see if has copy of data at address 1022<sub>ten</sub>
    - 1) If finds a match (Hit): cache reads 99, sends to processor
    - 2) No match (Miss): cache sends address 1022 to Memory
      - Memory reads 99 at address 1022<sub>ten</sub>
      - II. Memory sends 99 to Cache
      - III. Cache replaces word with new 99
      - IV. Cache sends 99 to processor
  - 2. Processor loads 99 into register **t0**

### Inside a Cache



## Cache Algorithm (Read)

Look at Processor Address, search cache tags to find match.
Then either



Return copy of data from cache

Read block of data from Main Memory

Wait ...

Return data to processor and update cache

Q: Which line do we replace?

# Cache "Tags"

- Need way to tell if have copy of location in memory so that can decide on hit or miss
- On cache miss, put memory address of block in "tag address" of cache block
  - 1022 placed in tag next to data from memory (99)

| Tag  | Data | From earlier loads or stores |
|------|------|------------------------------|
| 252  | 12   |                              |
| 1022 | 99   |                              |
| 131  | 7    |                              |
| 2041 | 20   |                              |

# Anatomy of a 16 Byte Cache, with 4 Byte Blocks

- Operations:
  - Cache Hit
  - Cache Miss
  - Refill cache from memory
- Cache needs Address Tags to decide if Processor Address is a Cache Hit or Cache Miss
  - Compares all four tags



## Cache Replacement

- Suppose processor now requests location 511, which contains 11?
- Doesn't match any cache block, so must "evict" a resident block to make room
  - Which block to evict?
- Replace "victim" with new memory block at address 511

| Tag  | Data |
|------|------|
| 252  | 12   |
| 1022 | 99   |
| 131  | 7    |
| 2041 | 20   |

least\_recently used(LRU)

## Block Must be Aligned in Memory

- Word blocks are aligned, so binary address of all words in cache always ends in  $00_{\text{two}}$
- How to take advantage of this to save hardware and energy?
- Don't need to compare last 2 bits of 32-bit byte address (comparator can be narrower)
  - Don't need to store last 2 bits of 32-bit byte address in Cache Tag (Tag can be narrower)

### Anatomy of a 32B Cache, 8B Blocks

- Blocks must be aligned in pairs, otherwise could get same word twice in cache
  - Tags only have even-numbered words
  - Last 3 bits of address always 000<sub>two</sub>
  - Tags, comparators can be narrower
- Can get hit for either word in block



#### **Hardware Cost of Cache**

 Need to compare every tag to the Processor address

Comparators are expensive

 Optimization: use two "sets" of data with a total of only 2 comparators

 Use one Address bit to select which set

 Compare only tags from selected set

Generalize to more sets



### Hardware Cost of Cache

